Part Number Hot Search : 
EGF1A DM0465 1SS304 ISL59 WRB48 55C11 2SC1623 2N6231
Product Description
Full Text Search
 

To Download TC7650CPD Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 TC7650
Chopper Stabilized Operational Amplifier
Features
* * * * * * * * * * Low Input Offset Voltage: 0.7V Typ Low Input Offset Voltage Drift: 0.05V/C Max Low Input Bias Current: 10pA Max High Impedance Differential CMOS Inputs: 1012 High Open Loop Voltage Gain: 120dB Min. Low Input Noise Voltage: 2.0Vp-p High Slew Rate: 2.5V/sec. Low Power Operation: 20mW Output Clamp Speeds Recovery Time Compensated Internally for Stable Unity Gain Operation * Direct Replacement for ICL7650 * Available in 8-Pin Plastic DIP and 14-Pin Plastic DIP Packages
Package Type
8-Pin DIP
CA 1 - INPUT 2 + INPUT 3
8 CB 7 VDD
TC7650CPA 6 OUTPUT
5 OUTPUT CLAMP
VSS
4
14-Pin DIP
CB CA NC - INPUT + INPUT NC VSS 1 2 3 4 5 6 7 14 INT/EXT 13 EXT CLK IN 12 INT CLK OUT
Applications
* * * * * Instrumentation Medical Instrumentation Embedded Control Temperature Sensor Amplifier Strain Gage Amplifier
TC7650CPD 11 VDD
10 OUTPUT 9 OUTPUT CLAMP 8 CRETN
Device Selection Table
Part Number
TC7650CPA
NC = NO INTERNAL CONNECTION
Package
8-Pin PDIP
Temperature Range
0C to +70C 0C to +70C
Max VOS
5V 5V
TC7650CPD 14-Pin PDIP
2002 Microchip Technology Inc.
DS21463B-page 1
(c)
TC7650
General Description
The TC7650 CMOS chopper stabilized operational amplifier practically removes offset voltage error terms from system error calculations. The 5V maximum VOS specification, for example, represents a 15 times improvement over the industry standard OP07E. The 50nV/C offset drift specification is over 25 times lower than the OP07E. The increased performance eliminates VOS trim procedures, periodic potentiometer adjustment and the reliability problems caused by damaged trimmers. The TC7650 performance advantages are achieved without the additional manufacturing complexity and cost incurred with laser or "zener zap" VOS trim techniques. The TC7650 nulling scheme corrects both DC VOS errors and V OS drift errors with temperature. A nulling amplifier alternately corrects its own VOS errors and the main amplifier VOS error. Offset nulling voltages are stored on two user supplied external capacitors. The capacitors connect to the internal amplifier VOS null points. The main amplifier input signal is never switched. Switching spikes are not present at the TC7650 output. The 14-pin dual-in-line package (DIP) has an external oscillator input to drive the nulling circuitry for optimum noise performance. Both the 8 and 14-pin DIPs have an output voltage clamp circuit to minimize overload recovery time.
Functional Block Diagram
Output Clamp Output Clamp Circuit Main Amplifier Inputs NULL A B Output CB Oscillator 14-Pin DIP Only INT/EXT EXT CLK IN CLK OUT
Intermod Compensation B B Null Amplifier A Null * For 8-Pin DIP, connect to Vss B A CA
TC7650
*CRETN
(c)
DS21463B-page 2
2002 Microchip Technology Inc.
TC7650
1.0 ELECTRICAL CHARACTERISTICS
*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of the specifications is not implied. Exposure to Absolute Maximum Rating conditions for extended periods my affect device reliability.
ABSOLUTE MAXIMUM RATINGS*
Total Supply Voltage (V DD to VSS) .......................+18V Input Voltage .................... (VDD +0.3V) to (VSS - 0.3V) Storage Temperature Range .............. -65C to +150C Voltage on Oscillator Control Pins...............VDD to VSS Duration of Output Short Circuit ..................... Indefinite Current Into Any Pin............................................ 10mA While Operating (Note 3)............................ 100A Package Power Dissipation (TA 70C) 8-Pin Plastic DIP ....................................... 730mW 14-Pin Plastic DIP ..................................... 800mW Operating Temperature Range C Device .......................................... 0C to +70C
TC7652 ELECTRICAL SPECIFICATIONS
Electrical Characteristics: VDD = +5V, VSS = -5V, CA = CB = 0.1F, TA = +25C, unless otherwise indicated. Symbol Input VOS VOS/T Input Offset Voltage Input Offset Voltage Average Temperature Coefficient Offset Voltage vs. Time IBIAS Input Bias Current -- -- -- -- -- -- -- -- -- -- -- -5 120 0.7 1.0 0.01 100 1.5 35 100 0.5 2
0.01
Parameter
Min.
Typ
Max
Units
Test Conditions
5 -- 0.05 -- 10 150 400 -- -- --
-- V V/C nV/ month pA pA pA pA VP-P pA/Hz
TA = +25C Over Operating Temp Range Operating Temperature Range
TA = +25C 0C TA +70C -25C TA +85C RS = 100, 0 to 10Hz f = 10Hz
IOS eNP-P IN RIN CMVR CMRR Output A VOUT
Input Offset Current Input Noise Voltage Input Noise Current Input Resistance Common Mode Voltage Range Common Mode Rejection Ratio
10 12 -5.2 to +2 130 +1.6 --
V dB CMVR = -5V to +1.5V
Large Signal Voltage Gain Output Voltage Swing (Note 2) Clamp ON Current Clamp OFF Current
120 4.7 -- 25 --
130 4.85 4.95 70 1
-- -- -- 200 --
dB
V V
RL = 10k RL = 10k RL = 100k RL = 100k (Note 1) -4V < VOUT < +4V (Note 1) Unity Gain (+1) CL = 50pF, RL = 10k
A pA
Dynamic BW SR tR fCH Supply VDD, VSS IS PSRR Note 1: 2: 3: Operating Supply Range Supply Current Power Supply Rejection Ratio 4.5 -- 120 -- 2 130 16 3.5 V mA dB No Load VS = 3V to 8V Unity Gain Bandwidth Slew Rate Rise Time Overshoot Internal Chopping Frequency -- -- -- -- 120 2.0 2.5 0.2 20 200 -- -- -- -- 375 MHz V/sec sec % Hz Pins 12-14 Open (DIP)
See "Output Clamp" discussion. Output clamp not connected. See typical characteristics curves for output swing versus clamp current characteristics. Limiting input current to 100A is recommended to avoid latch-up problems.
2002 Microchip Technology Inc.
DS21463B-page 3
(c)
TC7650
2.0 PIN DESCRIPTIONS
The descriptions of the pins are listed in Table 2-1.
TABLE 2-1:
PIN FUNCTION TABLE
Symbol Description Nulling capacitor pins Inverting Input Non-inverting Input Negative Power Supply Output Voltage Clamp Output Positive Power Supply No internal connection Capacitor current return pin Internal Clock Output External Clock Input Select Internal or External Clock After the nulling amplifier is zeroed, the main amplifier is zeroed; the A switches open and B switches close. The output voltage equation is:
Pin Number 8-pin DIP 1,8 2 3 4 5 6 7 -- -- -- -- -- 14-pin DIP 2,1 4 5 7 9 10 11 3,6 8 12 13 14 CA, CB -INPUT +INPUT VSS OUTPUT CLAMP OUTPUT VDD NC CRETN INT CLK OUT EXT CLK IN INT/EXT
3.0
3.1
DETAILED DESCRIPTION
Theory of Operation
Figure 3-1 shows the major elements of the TC7650. There are two amplifiers (the main amplifier and the nulling amplifier), and both have offset null capability. The main amplifier is connected full-time from the input to the output. The nulling amplifier, under the control of the chopping frequency oscillator and clock circuit, alternately nulls itself and the main amplifier. Two external capacitors provide the required storage of the nulling potentials and the necessary nulling loop time constants. The nulling arrangement operates over the full common mode and power supply ranges, and is also independent of the output level, thus giving exceptionally high CMRR, PSRR and AVOL. Careful balancing of the input switches minimizes chopper frequency charge injection at the input terminals, and the feed forward type injection into the compensation capacitor that can cause output spikes in this type of circuit. The circuit's offset voltage compensation is easily shown. With the nulling inputs shorted, a voltage almost identical to the nulling amplifier offset voltage is stored on C A. The effective offset voltage at the null amplifier input is:
EQUATION 3-2:
VOUT = AM[VOSM + (V+ - V-) + AN(V+ - V-) + AN VOSE]
EQUATION 3-3:
+ - V OSM + V OSN V OUT = AM AN ( V - V ) + -----------------------------------------A N
As desired, the device offset voltages are reduced by the high open loop gain of the nulling amplifier.
3.2
Output Stage/Loading
EQUATION 3-1:
1 V OSE = ----------------- VOSN AN + 1
The output circuit is a high impedance stage (approximately 18k). With loads less than this, the chopper amplifier behaves in some ways like a trans-conductance amplifier whose open-loop gain is proportional to load resistance. For example, the open loop gain will be 17dB lower with a 1k load than with a 10k load. If the amplifier is used strictly for DC, the lower gain is of little consequence, since the DC gain is typically greater than 120dB, even with a 1k load. In wideband applications, the best frequency response will be achieved with a load resistor of 10k or higher. This results in a smooth 6dB/octave response from 0.1Hz to 2MHz, with phase shifts of less than 10 in the transi-
(c)
DS21463B-page 4
2002 Microchip Technology Inc.
TC7650
tion region, where the main amplifier takes over from the null amplifier. The clock frequency sets the transition region. ing sum and difference frequencies, and causing disturbances to the gain and phase versus frequency characteristics near the chopping frequency. These effects are substantially reduced in the TC7650 by feeding the nulling circuit with a dynamic current corresponding to the compensation capacitor current in such a way as to cancel that portion of the input signal due to a finite AC gain. The intermodulation and gain/phase disturbances are held to very low values, and can generally be ignored.
3.3
Intermodulation
Previous chopper stabilized amplifiers have suffered from intermodulation effects between the chopper frequency and input signals. These arise because the finite AC gain of the amplifier results in a small AC signal at the input. This is seen by the zeroing circuit as an error signal, which is chopped and fed back, thus injectFIGURE 3-1:
TC7650 CONTAINS A NULLING AND MAIN AMPLIFIER. OFFSET CORRECTION VOLTAGES ARE STORED ON TWO EXTERNAL CAPACITORS.
V+ Analog Input VB
Main + Amplifier Null Gain = AM
VOUT
TC7650
+ A Null Null Amplifier
B A
CB
CA
Gain = AN , Offset = VOSN
FIGURE 3-2: NULLING CAPACITOR CONNECTION
VDD 2 7 1 8 8 2 CA CB 1 CA 8-PIN PACKAGE 10 3 7 6 4 CB VSS
3.5
Clock Operation
VDD VSS 4 11 -
-
TC7650
5 +
TC7650
+
The internal oscillator is set for a 200Hz nominal chopping frequency on both the 8- and 14-pin DIPs. With the 14-pin DIP TC7650, the 200 Hz internal chopping frequency is available at the internal clock output (Pin 12). A 400Hz nominal signal will be present at the external clock input pin (Pin 13) with INT/EXT high or open. This is the internal clock signal before a divide-by-two operation. The 14-pin DIP device can be driven by an external clock. The INT/EXT input (Pin 14) has an internal pullup and may be left open for internal clock operation. If an external clock is used, INT/EXT must be tied to V SS (Pin 7) to disable the internal clock. The external clock signal is applied to the external clock input (Pin 13). The external clock amplitude should swing between VDD and ground for power supplies up to 6V and between V+ and V+ -6V for higher supply voltages. At low frequencies the external clock duty cycle is not critical, since an internal divide-by-two gives the desired 50% switching duty cycle. The offset storage correction capacitors are charged only when the external clock input is high. A 50% to 80% external clock
14-PIN PACKAGE
3.4
Nulling Capacitor Connection
The offset voltage correction capacitors are connected to C A and C B. The common capacitor connection is made to VSS (Pin 4) on the 8-pin packages and to capacitor return (CRETN, Pin 8) on the 14-pin packages. The common connection should be made through a separate PC trace or wire to avoid voltage drops. The capacitors outside foil, if possible, should be connected to CRETN or VSS.
2002 Microchip Technology Inc.
DS21463B-page 5
(c)
TC7650
positive duty cycle is desired for frequencies above 500Hz to ensure transients settle before the internal switches open. The external clock input can also be used as a strobe input. If a strobe signal is connected at the external clock input so that it is LOW during the time an overload signal is applied, neither capacitor will be charged. The leakage currents at the capacitors pins are very low. At 25C a typical TC7650 will drift less than 10V/sec. FIGURE 3-5: INVERTING AMPLIFIER WITH OPTIONAL CLAMP
R2 Clamp R1 Input
TC7650 C
+ C R*
Output (R1 R2) 100 k For Full Clamp Effect
3.6
Output Clamp
- * Connect To VR On 8-Pin DIP. 0.1 F 0.1 F
Chopper-stabilized systems can show long recovery times from overloads. If the output is driven to either supply rail, output saturation occurs. The inputs are no longer held at a "virtual ground." The VOS null circuit treats the differential signal as an offset and tries to correct it by charging the external capacitors. The nulling circuit also saturates. Once the input signal returns to normal, the response time is lengthened by the long recovery time of the nulling amplifier and external capacitors. Through an external clamp connection, the TC7650 eliminates the overload recovery problem by reducing the feedback network gain before the output voltage reaches either supply rail. FIGURE 3-3: INTERNAL CLAMP CIRCUIT
Internal Positive Clamp Bias V+ - VT V+ - 0.7 P-Channel Output Clamp Pin N-Channel
The output clamp circuit is shown in Figure 3-3, with typical inverting and non-inverting circuit connections shown in Figures 3-4 and 3-5. Output voltage versus clamp circuit current characteristics are shown in the typical operating curves. For the clamp to be fully effective, the impedance across the clamp output should be greater than 100k.
3.7
Latch-Up Avoidance
Junction-isolated CMOS circuits inherently include a parasitic 4-layer (p-n-p-n) structure which has characteristics similar to an SCR. Under certain circumstances this junction may be triggered into a lowimpedance state, resulting in excessive supply current. To avoid this condition, no voltage greater than 0.3V beyond the supply rails should be applied to any pin. In general, the amplifier supplies must be established either at the same time or before any input signals are applied. If this is not possible, the drive circuits must limit input current flow to under 0.1mA to avoid latchup.
FIGURE 3-4:
* Connect To VSS On 8-Pin DIP.
NON-INVERTING AMPLIFIER WITH OPTIONAL CLAMP
0.1F
3.8
Thermoelectric Potentials
Input
C +
* R Output R2 Clamp R3
TC7650 C
R3 + (R1/R2) 100 k For Full Clamp Effect
R1
Precision DC measurements are ultimately limited by thermoelectric potentials developed in thermocouple junctions of dissimilar metals, alloys, silicon, etc. Unless all junctions are at the same temperature, thermoelectric voltages, typically around 0.1V/C, but up to tens of V/C for some materials, will be generated. In order to realize the benefits extremely-low offset voltages provide, it is essential to take special precautions to avoid temperature gradients. All components should be enclosed to eliminate air movement, especially those caused by power dissipating elements in the system. Low thermoelectric co-efficient connections should be used where possible and power supply voltages and power dissipation should be kept to a minimum. High impedance loads are preferable, and separation from surrounding heat dissipating elements is advised.
(c)
DS21463B-page 6
2002 Microchip Technology Inc.
TC7650
3.9 Pin Compatibility
FIGURE 3-6: INPUT GUARD CONNECTION On the 8-pin mini-DIP TC7650, the external null storage capacitors are connected to pins 1 and 8. On most other operational amplifiers these are left open or are used for offset potentiometer or compensation capacitor connections. For OP05 and OP07 operational amplifiers, the replacement of the offset null potentiometer between pins 1 and 8 by two capacitors from the pins to VSS will convert the OP05/07 pin configurations for TC7650 operation. For LM108 devices, the compensation capacitor is replaced by the external nulling capacitors. The LM101/748/709 pinouts are modified similarly by removing any circuit connections to Pin 5. On the TC7650, Pin 5 is the output clamp connection. Other operational amplifiers may use this pin as an offset or compensation point. The minor modifications needed to retrofit a TC7650 into existing sockets operating at reduced power supply voltages make prototyping and circuit verification straightforward.
R3* Output R1 +
Inverting Amplifier
R1 Input R2
Output + R3*
Noninverting Amplifier
R2
3.10
Input Guarding
Input NOTE: R3 = R1 R2 R1 + R2 Should Be Low Impedence For Optimum Guarding
The 14-pin DIP configuration has been specifically designed to ease input guarding. The pins adjacent to the inputs are unused. In applications requiring low leakage currents, boards should be cleaned thoroughly and blown dry after soldering. Protective coatings will prevent future board contamination.
Input
3.11
Component Selection
The two required capacitors, CA and CB, have optimum values, depending on the clock or chopping frequency. For the preset internal clock, the correct value is 0.1F. To maintain the same relationship between the chopping frequency and the nulling time constant, the capacitor values should be scaled in proportion to the external clock, if used. High quality film type capacitors (such as Mylar) are preferred; ceramic or other lower grade capacitors may be suitable in some applications. For fast settling on initial turn-on, low dielectric absorption capacitors (such as polypropylene) should be used. With ceramic capacitors, several seconds may be required to settle to 1V.
2002 Microchip Technology Inc.
+
-
High impedance, low leakage CMOS inputs allow the TC7650 to make measurements of high-impedance sources. Stray leakage paths can increase input currents and decrease input resistance unless inputs are guarded. A guard is a conductive PC trace surrounding the input terminals. The ring connects to a low impedance point at the same potential as the inputs. Stray leakages are absorbed by the low impedance ring. The equal potential between ring and inputs prevents input leakage currents. Typical guard connections are shown in Figure 3-6.
Follower
R3*
Output
DS21463B-page 7
(c)
TC7650
4.0
Note:
TYPICAL CHARACTERISTICS
The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.
Positive Clamp Current vs. Output Voltage
1 mA 0.1 mA TA = +25C VS = 5V 0.01 mA
CLAMP CURRENT CLAMP CURRENT
Negative Clamp Current vs. Output Voltage
1 mA 0.1 mA 0.01 mA 1m A 0.1m A 0.01m A 1 nA 0.1 nA 0.01 nA 1 pA
-4.0 -4.1 -4.2 -4.3 -4.4 -4.5 -4.6 -4.7 -4.8 -4.9 -5.0
TA = +25C VS = 5V
1m A 0.1m A 0.01m A 1 nA 0.1 nA 0.01 nA 1 pA 4.0 4.1 4.2 4.3 4.4 4.5 4.6 4.7 4.8 4.9 5.0 OUTPUT VOLTAGE (V)
OUTPUT VOLTAGE (V)
Supply Current vs. Supply Voltage
3.0 TA = +25C
SUPPLY CURRENT (mA)
Gain/Phase vs. Frequency
30 20 10 0 GAIN
GAIN (dB)
225 180 135
PHASE (deg)
2.6
90 45
2.2
-10 -20 -30 PHASE
0 -45 -90
1.8
1.4
-40 -50 CLOSED-LOOP GAIN = 20 1k 10k 100k 1M FREQUENCY (Hz )
-135 -180 10M
1.0
-60 5 6 7 8 9 10 11 12 13 14 15 SUPPLY VOLTAGE (V)
(c)
DS21463B-page 8
2002 Microchip Technology Inc.
TC7650
5.0
5.1
PACKAGING INFORMATION
Package Marking Information
Package marking information not available at this time.
5.2
Package Dimensions
8-Pin Plastic DIP
PIN 1
.260 (6.60) .240 (6.10)
.045 (1.14) .030 (0.76) .400 (10.16) .348 (8.84) .200 (5.08) .140 (3.56) .150 (3.81) .115 (2.92)
.070 (1.78) .040 (1.02)
.310 (7.87) .290 (7.37)
.040 (1.02) .020 (0.51)
.015 (0.38) .008 (0.20) .400 (10.16) .310 (7.87)
3MIN.
.110 (2.79) .090 (2.29)
.022 (0.56) .015 (0.38)
Dimensions: inches (mm)
14-Pin PDIP (Narrow)
PIN 1
.260 (6.60) .240 (6.10)
.770 (19.56) .745 (18.92) .200 (5.08) .140 (3.56) .150 (3.81) .115 (2.92)
.310 (7.87) .290 (7.37)
.040 (1.02) .020 (0.51)
.015 (0.38) .008 (0.20) .400 (10.16) .310 (7.87)
3MIN.
.110 (2.79) .090 (2.29)
.070 (1.78) .045 (1.14)
.022 (0.56) .015 (0.38)
Dimensions: inches (mm)
2002 Microchip Technology Inc.
DS21463B-page 9
(c)
TC7650
(c)
DS21463B-page 10
2002 Microchip Technology Inc.
TC7650
SALES AND SUPPORT
Data Sheets Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: 1. 2. 3. Your local Microchip sales office The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277 The Microchip Worldwide Site (www.microchip.com)
Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. New Customer Notification System Register on our web site (www.microchip.com/cn) to receive the most current information on our products.
2002 Microchip Technology Inc.
DS21463B-page 11
(c)
TC7650
NOTES:
(c)
DS21463B-page 12
2002 Microchip Technology Inc.
Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.
Trademarks The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. (c) 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.
Printed on recycled paper.
Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro (R) 8-bit MCUs, KEELOQ(R) code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.
2002 Microchip Technology Inc.
DS21463B - page 13
WORLDWIDE SALES AND SERVICE
AMERICAS
Corporate Office
2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com
ASIA/PACIFIC
Australia
Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755
Japan
Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122
Rocky Mountain
2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456
China - Beijing
Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104
Korea
Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934
Atlanta
500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307
Singapore
Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850
Boston
2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821
China - Chengdu
Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599
Taiwan
Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139
Chicago
333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075
Dallas
4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924
China - Fuzhou
Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521
EUROPE
Denmark
Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910
Detroit
Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260
China - Shanghai
Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060
Kokomo
2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387
France
Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79
Los Angeles
18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338
China - Shenzhen
Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086
New York
150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335
Germany
Microchip Technology GmbH Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44
San Jose
Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955
Hong Kong
Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431
Italy
Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883
Toronto
6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509
India
Microchip Technology Inc. India Liaison Office Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062
United Kingdom
Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820
03/01/02
(c)
DS21463B-page 14
2002 Microchip Technology Inc.


▲Up To Search▲   

 
Price & Availability of TC7650CPD

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X